module gray\_to\_binary\_\_2\_test\_1;

// Inputs

reg [2:0] data\_in;

// Outputs

wire [2:0] data\_out;

// Instantiate the Unit Under Test (UUT)

gray\_to\_binary\_2 uut (

.data\_in(data\_in),

.data\_out(data\_out)

);

always # 10 data\_in[0] = ~data\_in[0];

always # 20 data\_in[1] = ~data\_in[1];

always # 40 data\_in[2] = ~data\_in[2];

initial begin

data\_in = 3'b000;

/\*// Initialize Inputs

data\_in = 4'b1010;

#100;

data\_in = 4'b0100;

#100;\*/

end

endmodule